## System Verilog Assertions

## LAB Material

Ashok B. Mehta

http://www.defineview.com © 2006-2013

## Copyright Notice

# Copyright Notice © 2006-2013

The material in this training guide is copyrighted by DefineView Consulting/Ashok B.

Mehta of Los Gatos, California. All rights reserved. No material from this guide may be duplicated or transmitted by any means or in any form without the express written permission of Ashok B. Mehta

## **DefineView Consulting**

http://www.defineview.com

Ashok B. Mehta 501 Pine Wood Lane Los Gatos, CA 95032 (408) 309-1556

Email: ashok@defineview.com

Verilog is a registered trademark of Cadence Design Systems, San Jose, California.

Lab 1 ...

how to 'bind' a design module with it's properties ...

## LAB 1: Basic Property

#### LAB Overview

This LAB is to help you understand how to 'bind' a design module to a property module (which contains assertions for the design module.)

It also highlights how property/sequence behaves with and without an implication and understand the vaccuous pass phenomenon ;-)

## LAB Objectives

- 1. 'bind' a design module to it's property module.
- 2. You will also see how the property can be 'cover'ed and how it can avoid a vacuous pass.

## LAB Design

Here's the block diagram showing connection between 'dut' and 'dut\_property' modules. You need to bind these two modules.



## LAB 1: 'bind'ing design/property module

#### LAB: Database

#### FILES:

- 1. dut.v :: Verilog module that drives a simple req/gnt protocol.
- 2. dut\_property.sv :: File that contains 'dut' properties/assertions.
- 3. test\_dut.sv :: Testbench for the 'dut'. This is the file in which you'll 'bind' the 'dut' with 'dut\_property'
- 4. LAB\_QUESTIONS :: This file has questions that you will answer.

### LAB: How to compile/simulate - step by step instructions

- 1. % cd <myDir>/SVA\_LAB/LAB1
- 2. % vi test\_dut.sv Search for "LAB EXERCISE - START"

Add code after the comments to 'bind' the design 'dut' with it's property module 'dut\_property'

Save the file.

Then follow the compile/simulate steps described below.

3. % run\_no\_implication

This will create test\_dut\_no\_implication.log
Compare ('diff') your log with the one stored in
.solution/test\_dut\_no\_implication.log

If you did a correct bind of 'dut' and 'dut\_property', you will see a few PASS/FAIL in the log. If not, you won't see any pass or fail

- -) Study test\_dut\_no\_implication.log
- Answer the questions embedded in the file ./LAB\_QUESTIONS for +define+no\_implication

## LAB 1: 'bind'ing design/property module

## LAB: How to compile/simulate - step by step instructions

#### 4. % run\_implication

This will create test\_dut\_implication.log
Compare ('diff') your log with the one stored in
.solution/test\_dut\_implication.log

If you did a correct bind of 'dut' and 'dut\_property', you will see a few PASS/FAIL in the log. If not, you won't see any pass or fail

- -) Study test\_dut\_implication.log
- Answer the questions embedded in the file ./LAB\_QUESTIONS for +define+implication
- 5. % run\_implication\_novac

This will create test\_dut\_implication\_novac.log Compare ('diff') your log with the one stored in .solution/test\_dut\_implication\_novac.log

If you did a correct bind of 'dut' and 'dut\_property', you will see a few PASS/FAIL in the log. If not, you won't see any pass or fail

- -) Study test dut implication novac.log
- -) Answer the questions embedded in the file ./LAB\_QUESTIONS for +define+implication\_novac

## System Verilog Assertions

## LAB Material

Ashok B. Mehta

http://www.defineview.com © 2006-2013

## Copyright Notice

# Copyright Notice © 2006-2013

The material in this training guide is copyrighted by DefineView Consulting/Ashok B.

Mehta of Los Gatos, California. All rights reserved. No material from this guide may be duplicated or transmitted by any means or in any form without the express written permission of Ashok B. Mehta

## **DefineView Consulting**

http://www.defineview.com

Ashok B. Mehta 501 Pine Wood Lane Los Gatos, CA 95032 (408) 309-1556

Email: ashok@defineview.com

Verilog is a registered trademark of Cadence Design Systems, San Jose, California.

Lab 2 ...

overlapping and non-overlapping implication operator ...

## LAB 2: Overlap and non-overlap operators

#### LAB Overview

This example is simply to high light how property behaves with an overlapping implication operator and with a non-overlapping implication operator. It also helps you understand how piplelined threads of a property work

## LAB Objectives

- 1. You will learn how an overlapping vs. non-overlapping implication operator works.
- 2. You will also learn how multiple pipelined threads work through a property.

## LAB Design Under Test (DUT)

There is no DUT as such in this example. Only a simple property coded with overlapping and non-overlapping operator.

## LAB 2: Overlap and non-overlap operators

#### LAB: Database

#### FILES:

- 1. test\_overlap\_nonoverlap.sv :: A simple example showing how to model a property with overlap and non-overlap implication operator.
- 2. LAB\_QUESTIONS :: This file has questions that you will answer as pointed out below in compile/simulate section.

### LAB: How to compile/simulate - step by step instructions

- 1. % cd <myDir>/SVA\_LAB/LAB2
- 2. % run\_overlap

This will create test\_overlap.log

- Study test\_overlap.log
- Answer the questions embedded in the file ./LAB\_QUESTIONS for
- +define+overlap
- 3. % run\_nonoverlap

This will create test\_nonoverlap.log

- Study test\_nonoverlap.log
- Answer the questions embedded in the file ./LAB\_QUESTIONS for
- +define+nonoverlap

## System Verilog Assertions

## LAB Material

Ashok B. Mehta

http://www.defineview.com © 2006-2013

## Copyright Notice

# Copyright Notice © 2006-2013

The material in this training guide is copyrighted by DefineView Consulting/Ashok B.

Mehta of Los Gatos, California. All rights reserved. No material from this guide may be duplicated or transmitted by any means or in any form without the express written permission of Ashok B. Mehta

## **DefineView Consulting**

http://www.defineview.com

Ashok B. Mehta 501 Pine Wood Lane Los Gatos, CA 95032 (408) 309-1556

Email: ashok@defineview.com

Verilog is a registered trademark of Cadence Design Systems, San Jose, California.

Lab 3 ...

good old fifo ...

#### LAB Overview

A simple synchronous FIFO design is presented. FIFOs are some of the most commonly used design elements which require close scrutiny. FIFO assertions deployed directly at the source of a FIFO can greatly reduce the time to debug since these assertions point to the exact instance of fifo where an assertion fires.

## LAB Objectives

- 1. You will learn how to model various FIFO assertions that will be applicable to most any FIFO.
- 2. You will learn use of boolean expressions and sampled value functions as part of this exercise.

## LAB Design Under Test (DUT)

A simple synchronous FIFO design is presented as the DUT.

- FIFO is 8 bit wide and 8 deep.
- FIFO INPUTS fifo\_write, fifo\_read, clk, rst\_ and fifo\_data\_in[7:0]
- FIFO OUTPUTS fifo\_full, fifo\_empty, fifo\_data\_out[7:0]

## FIFO Specs

- fifo maintains a wr\_ptr and a rd\_ptr
  - wr\_ptr increments by 1 everytime a write is posted to the fifo on a fifo\_write request
  - rd\_ptr increments by 1 everytime a read is posted to the fifo on a fifo\_read request
- fifo maintains a 'cnt' that increments on a write and decrements on a read. It is used to signal fifo\_full and fifo\_empty conditions as follows
  - When fifo 'cnt' is >= 7, fifo\_full is asserted
  - When fifo 'cnt' is 0, fifo\_empty is asserted.



#### LAB: Database

#### FILES:

- 1. fifo.v :: Verilog RTL for 'fifo'
- 2. fifo\_property.sv :: SVA file for fifo assertion.s

  This is the file in which you will add your assertions.
- 3. test\_fifo.sv :: Testbench for the fifo.

  Note the use of 'bind' in this testbench.

#### LAB: Assertions to Code

Code assertions to check for the following conditions in the 'fifo' design.

- CHECK # 1. Check that on reset rd\_ptr=0; wr\_ptr=0; cnt=0; fifo\_empty=1 and fifo\_full=0
- CHECK # 2. Check that fifo\_empty is asserted when fifo 'cnt' is 0.

  Disable this property 'iff (!rst)'
- CHECK # 3. Check that fifo\_full is asserted any time fifo 'cnt' is greater than 7.

  Disable this property 'iff (!rst)'
- CHECK # 4. Check that if fifo is full and you attempt to write (but not read) that the wr\_ptr does not change.
- CHECK # 5. Check that if fifo is empty and you attempt to read (but not write) that the rd\_ptr does not change.
- CHECK # 6. Write a property to Warn on write to a full fifo
- CHECK # 7. Write a property to Warn on read from an empty fifo

## LAB: How to compile/simulate - step by step instructions

Follow the steps below to add your assertion for each check.

Then compile/simulate with each of your assertions and see that your results match with those stored in the ./.solution directory

Here's step by step instructions...

- 1. % cd <myDir>/SVA\_LAB/LAB3
- 2. First run the design without any bugs introduced in it.

% run\_nobugs

- This will create the file test\_fifo\_nobugs.log
- Study this log to familiarize yourself with how the fifo works; when it reaches fifo\_full, fifo\_empty conditions, etc.

The remaining flow of the exericise is such that when you run any of the following steps, a specific bug is introduced in the design that your assertion should catch.

- 3. % vi fifo\_property.sv
  - Look for `ifdef check1
  - Remove the 'DUMMY' property and code your property as specified in the comments
  - save the file and run the following simulation.

% run\_check1

- If you have coded the property correct, you should see a failure for the CHECK #1 specified above.
- Simulation will create test\_fifo\_check1.log
- Compare test\_fifo\_check1.log with .solution/test\_fifo\_check1.log and see if your results match with the log in the .solution directory.
  - If your results don't match revisit your property and repeat step 3.

CONTINUED -

## LAB: How to compile/simulate - step by step instructions - continued .

#### 4. % vi fifo\_property.sv

- Look for `ifdef check2
- Remove the 'DUMMY' property and code your property as specified in the comments
- save the file and run the following simulation.

#### % run\_check2

- If you have coded the property correct, you should see a failure for the CHECK #2 specified above.
- Simulation will create test\_fifo\_check2.log
- Compare test\_fifo\_check2.log with .solution/test\_fifo\_check2.log and see if your results match with the log in the .solution directory.
- If your results don't match revisit your property and repeat step 4.

#### 5. % vi fifo\_property.sv

- Look for `ifdef check3
- Remove the 'DUMMY' property and code your property as specified in the comments
- save the file and run the following simulation.

#### % run\_check3

- If you have coded the property correct, you should see a failure for the CHECK #3 specified above.
- Simulation will create test\_fifo\_check3.log
- Compare test\_fifo\_check3.log with .solution/test\_fifo\_check3.log and see if your results match with the log in the .solution directory.
- If your results don't match revisit your property and repeat step 5

CONTINUED ->

## LAB: How to compile/simulate - step by step instructions - continued .

#### 6. % vi fifo\_property.sv

- Look for `ifdef check4
- Remove the 'DUMMY' property and code your property as specified in the comments
- save the file and run the following simulation.

#### % run\_check4

- If you have coded the property correct, you should see a failure for the CHECK #4 specified above.
- Simulation will create test\_fifo\_check4.log
- Compare test\_fifo\_check4.log with .solution/test\_fifo\_check4.log and see if your results match with the log in the .solution directory.
- If your results don't match revisit your property and repeat step 6.

#### 7. % vi fifo\_property.sv

- Look for `ifdef check5
- Remove the 'DUMMY' property and code your property as specified in the comments
- save the file and run the following simulation.

#### % run\_check5

- If you have coded the property correct, you should see a failure for the CHECK #5 specified above.
- Simulation will create test\_fifo\_check5.log
- Compare test\_fifo\_check5.log with .solution/test\_fifo\_check5.log and see if your results match with the log in the .solution directory.
- If your results don't match revisit your property and repeat step 7

CONTINUED ->

## LAB: How to compile/simulate - step by step instructions - continued .

#### 8. % vi fifo\_property.sv

- Look for `ifdef check6
- Remove the 'DUMMY' property and code your property as specified in the comments
- save the file and run the following simulation.

#### % run\_check6

- If you have coded the property correct, you should see a failure for the CHECK #6 specified above.
- Simulation will create test\_fifo\_check6.log
- Compare test\_fifo\_check6.log with .solution/test\_fifo\_check6.log and see if your results match with the log in the .solution directory.
- If your results don't match revisit your property and repeat step 8.

#### 9. % vi fifo\_property.sv

- Look for `ifdef check7
- Remove the 'DUMMY' property and code your property as specified in the comments
- write the file and run the following simulation.

#### % run\_check7

- If you have coded the property correct, you should see a failure for the CHECK #7 specified above.
- Simulation will create test\_fifo\_check7.log
- Compare test\_fifo\_check7.log with .solution/test\_fifo\_check7.log and see if your results match with the log in the .solution directory.
- If your results don't match revisit your property and repeat step 9

**DONE ... CONGRATULATIONS** 

## System Verilog Assertions

## LAB Material

Ashok B. Mehta

http://www.defineview.com © 2006-2013

## Copyright Notice

# Copyright Notice © 2006-2013

The material in this training guide is copyrighted by DefineView Consulting/Ashok B.

Mehta of Los Gatos, California. All rights reserved. No material from this guide may be duplicated or transmitted by any means or in any form without the express written permission of Ashok B. Mehta

## **DefineView Consulting**

http://www.defineview.com

Ashok B. Mehta 501 Pine Wood Lane Los Gatos, CA 95032 (408) 309-1556

Email: ashok@defineview.com

Verilog is a registered trademark of Cadence Design Systems, San Jose, California.

Lab 4 ...

a way to count ...



#### LAB Overview

A simple UP/DOWN COUNTER design is presented. Counter assertions deployed directly at the source can greatly reduce the time to debug since these assertions will point to the exact cause of a Counter error without the need for extensive back-tracing debug when design fails.

## LAB Objectives

- 1. You will learn use of sampled value functions.
- 2. Alternate ways of modeling an assertion.

## LAB Design Under Test (DUT)

A simple UP/DOWN COUNTER design is presented as the DUT.

- \*) The counter has 8 bit data input and 8 bit data output
- \*) When Id\_cnt\_ is asserted (active Low), data\_in is loaded and output to data\_out
- \*) When count\_enb (active High) is enabled (high) and\*) updn\_cnt is high, data\_out = data\_out+1;\*) updn\_cnt is log, data\_out = data\_out-1;
- \*) When count enb is LOW, data out = data out;

#### LAB: Database

#### FILES:

- 1. counter.v :: Verilog RTL for a simple counter.
- 2. counter\_property.sv :: SVA file for counter properties

  This is the file in which you will add your assertions.
- 3. test\_counter.sv :: Testbench for the counter.

  Note the use of 'bind' in this testbench.

#### LAB: Assertions to Code

Code assertions to check for the following conditions in the 'counter' design.

CHECK # 1. Check that when 'rst\_' is asserted (==0) that data\_out == 8'b0

CHECK # 2. Check that if Id\_cnt\_ is deasserted (==1) and count\_enb is not enabled (==0) that data out HOLDS it's previous value.

Disable this property if rst is low.

CHECK # 3. Check that if ld\_cnt\_ is deasserted (==1) and count\_enb is enabled (==1) that if updn\_cnt==1 the count goes UP and if updn\_cnt==0 the count goes DOWN.

Disable this property if rst is low.

## LAB: How to compile/simulate - step by step instructions

Follow the steps below to add your assertion for each check.

Then compile/simulate with each of your assertions and see that your results match with those stored in the ./.solution directory

Here's step by step instructions...

- 1. % cd <myDir>/SVA\_LAB/LAB4
- 2. First run the design without any bugs introduced in it.

% run\_nobugs

- This will create the file test\_counter\_nobugs.log
- Study this log to familiarize yourself with how the counter works.

The remaining flow of the exericise is such that when you run any of the following steps, a specific bug is introduced in the design that your assertion should catch.

- 3. % vi counter\_property.sv
  - Look for `ifdef check1
  - Remove the 'DUMMY' property and code your property as specified above for CHECK #1
  - Save the file and run the following simulation.

% run\_check1

- If you have coded the property correct, you should see a failure for the CHECK #1 specified above.
- Simulation will create test\_counter\_check1.log
- Compare test counter check1.log with
  - .solution/test\_counter\_check1.log and see

if your results match with the log in the .solution directory.

- If your results don't match revisit your property and repeat step 3.

CONTINUED ->

## LAB: How to compile/simulate - step by step instructions

- 4. % vi counter\_property.sv
  - Look for `ifdef check2
  - Remove the 'DUMMY' property and code your property as specified above for CHECK #2
    - Save the file and run the following simulation.

% run\_check2

- If you have coded the property correct, you should see a failure for the CHECK #2 specified above.
  - Simulation will create test\_counter\_check2.log
  - Compare test\_counter\_check2.log with

.solution/test\_counter\_check2.log and see

if your results match with the log in the .solution directory.

- If your results don't match revisit your property and repeat step 4.
- 5. % vi counter\_property.sv
  - Look for `ifdef check3
  - Remove the 'DUMMY' property and code your property as specified above for CHECK #3
    - Save the file and run the following simulation.

% run\_check3

- If you have coded the property correct, you should see a failure for the CHECK #3 specified above.
  - Simulation will create test\_counter\_check3.log
  - Compare test\_counter\_check3.log with
  - .solution/test\_counter\_check3.log and see

if your results match with the log in the .solution directory.

- If your results don't match revisit your property and repeat step 4.

**DONE... CONGRATULATIONS** 

## System Verilog Assertions

## LAB Material

Ashok B. Mehta

http://www.defineview.com © 2006-2013

## Copyright Notice

# Copyright Notice © 2006-2013

The material in this training guide is copyrighted by DefineView Consulting/Ashok B.

Mehta of Los Gatos, California. All rights reserved. No material from this guide may be duplicated or transmitted by any means or in any form without the express written permission of Ashok B. Mehta

## **DefineView Consulting**

http://www.defineview.com

Ashok B. Mehta 501 Pine Wood Lane Los Gatos, CA 95032 (408) 309-1556

Email: ashok@defineview.com

Verilog is a registered trademark of Cadence Design Systems, San Jose, California.

Lab 5 ...

follow the protocol ...

#### LAB Overview

#### Specification for a simple data transfer protocol.

- dValid must remain asserted for minimum of 2 clocks but no more than 4 clocks.
- 'data' must be known when 'dValid' is High.
- 'dack' going high signifies that target have accepted data and that master must deassert 'dValid' the clock after 'dack' goes high.
  - Note that since data must be valid for minimum 2 cycles, that 'dack' cannot go High for at least 1 clock after the transfer starts (i.e. after the rising edge of 'dValid') and that it must not remain low for more than 3 clocks (because data must trasnfer in max 4 clocks).



## LAB Objectives

Bus interfaces are common to any design and this lab will show you how to model assertions for common bus protocol specification.

#### You will learn

- 1. Modeling temporal domain assertions for bus interface type logic.
- 2. Reinforce understanding of Edge sensitive and sampled value functions, consecutive repetition, boolean expressions, etc.

#### LAB: Database

#### FILES:

- 1. bus\_protocol.v:: bus\_protocol module that drive a simple bus protocol
- bus\_protocol\_property.sv :: SVA file for bus\_protocol assertions.
   Note that this file is only an empty module shell.
   You will add properties that meet the specification described ablve.
- 3. test\_bus\_protocol.sv :: Testbench for the bus\_protocol module.

  Note the use of 'bind' in this testbench.

#### LAB: Assertions to Code

Code assertions to check for the following conditions in the 'bus protocol' design.

- CHECK # 1. Check that once dValid goes high that it is consecutively asserted (high) for minimum 2 and maximum 4 clocks
- CHECK # 2. Check that data is not unknow and remains stable after dValid goes high and until dAck goes high.
- CHECK # 3. Check that 'dAck' and 'dValid' relationship is maintained to complete the data transfer.

In other words,

'dack' going high signifies that target have accepted data and that master must de-assert 'dValid' the clock after 'dack' goes high.

Note that since data must be valid for minimum 2 cycles, that 'dack' cannot go High for at least 1 clock after the transfer starts (i.e. after the rising edge of 'dValid') and that it must not remain low for more than 3 clocks (because data must trasnfer in max 4 clocks).

## LAB: How to compile/simulate - step by step instructions

Follow the steps below to add your assertion for each check.

Then compile/simulate with each of your assertions and see that your results match with those stored in the ./.solution directory

Here's step by step instructions...

- 1. % cd <myDir>/SVA\_LAB/LAB5
- 2. First run the design without any bugs introduced in it.

% run\_nobugs

- This will create the file test\_bus\_protocol\_nobugs.log
  - Study this log to familiarize yourself with how the bus\_protocol works.

The remaining flow of the exericise is such that when you run any of the following steps, a specific bug is introduced in the design that your assertion should catch.

- 3. % vi bus protocol property.sv
  - Look for `ifdef check1
    - Remove the 'DUMMY' property and code your property as specified above for CHECK #1
      - Save the file and run the following simulation.

% run\_check1

- If you have coded the property correct, you should see a failure for the CHECK #1 specified above.
  - Simulation will create test\_bus\_protocol\_check1.log
  - Compare test\_bus\_protocol\_check1.log with

.solution/test\_bus\_protocol\_check1.log and see

if your results match with the log in the .solution directory.

- If your results don't match, revisit your property and repeat step 3.

CONTINUED →

## LAB: How to compile/simulate - step by step instructions - continued...

- 4. % vi bus\_protocol\_property.sv
  - Look for `ifdef check2
  - Remove the 'DUMMY' property and code your property as specified for CHECK #2
    - Save the file and run the following simulation.

% run\_check2

- If you have coded the property correct, you should see a failure for the CHECK#2.
  - Simulation will create test\_bus\_protocol\_check2.log
  - Compare test\_bus\_protocol\_check2.log with
  - .solution/test\_bus\_protocol\_check2.log and see
    - if your results match with the log in the .solution directory.
    - If your results don't match, revisit your property and repeat step 4.
- 5. % vi bus protocol property.sv
  - Look for `ifdef check3
    - Remove the 'DUMMY' property and code your property as specified for CHECK #3
      - Save the file and run the following simulation.

% run\_check3

- If you have coded the property correct, you should see a failure for the CHECK #3.
  - Simulation will create test\_bus\_protocol\_check3.log
- Compare test\_bus\_protocol\_check3.log with
  - .solution/test\_bus\_protocol\_check3.log and see
    - if your results match with the log in the .solution directory.
    - If your results don't match, revisit your property and repeat step 5.

CONTINUED →

### LAB: How to compile/simulate - step by step instructions - continued...

6. This step is to simply run the design with ALL the bugs introduced and all the assertions fired.

% run\_checkall

- If you have coded all your properties correct, you should see all of the failures specifically to learn how more than one design bug could be present at a given time.
  - Simulation will create test\_bus\_protocol\_checkall.log
  - Compare test\_bus\_protocol\_checkall.log with

.solution/test\_bus\_protocol\_checkall.log and see

if your results match with the log in the .solution directory.

- If your results don't match, one of your steps 3 or 4 or 5 did not complete correct.

**DONE... CONGRATULATIONS** 

## System Verilog Assertions

## LAB Material

Ashok B. Mehta

http://www.defineview.com © 2006-2013

## Copyright Notice

# Copyright Notice © 2006-2013

The material in this training guide is copyrighted by DefineView Consulting/Ashok B.

Mehta of Los Gatos, California. All rights reserved. No material from this guide may be duplicated or transmitted by any means or in any form without the express written permission of Ashok B. Mehta

## **DefineView Consulting**

http://www.defineview.com

Ashok B. Mehta 501 Pine Wood Lane Los Gatos, CA 95032 (408) 309-1556

Email: ashok@defineview.com

Verilog is a registered trademark of Cadence Design Systems, San Jose, California.

Lab 6 ...

PCI Read protocol ...

#### LAB Overview

A simple system with a PCI Master and PCI Target modules designed to do a simple basic PCI Read operation.

The LAB shows how to derive and write simple but effective assertions for a PCI type bus.

## LAB Objectives

- 1) Learn how to model temporal domain assertions for bus interface type logic.
- 2) Reinforce understanding of Edge sensitive sampled value functions, consecutive repetition, boolean expressions, etc.

#### LAB: Database

#### FILES:

pci\_master.v :: A (very) simple PCI Master module driving only a simple Read cycle.
pci\_target.v :: A (very) simple PCI Target module responding to a simple Read Cycle.
pci\_protocol\_property.v :: SVA file for PCI Read cycle assertions.

Note that this file is only an empty module shell.

You will add properties that meet the specification described below.

test\_pci\_protocol.sv :: Testbench for the pci\_protocol module.

## LAB 6: PCI System





## PCI: Basic Read Protocol Checkers

## LAB: Assertions to Code

| Property Name                    | Description                                                                                      |
|----------------------------------|--------------------------------------------------------------------------------------------------|
| checkPCI_AD_CBE (check1)         | On falling edge of FRAME_, AD or C_BE_ bus cannot be unknown                                     |
| checkPCI_DataPhase<br>(check2)   | When both IRDY_ and TRDY_ are asserted, AD or C_BE_ bus cannot be unknown                        |
| checkPCI_Frame_Irdy (check3)     | FRAME can be de-asserted only if IRDY_ is asserted                                               |
| checkPCI_trdyDevsel<br>(check4)  | TRDY_ can be asserted only if DEVSEL_ is asserted                                                |
| checkPCI_CBE_during_trx (check5) | Once the cycle starts (i.e. at FRAME_ assertion) C_BE_ cannot float until FRAME_ is de-asserted. |

### LAB: How to compile/simulate - step by step instructions

Follow the steps below to add your assertion for each check.

Then compile/simulate with each of your assertions and see that your results match with those stored in the ./.solution directory

Here's step by step instructions...

% cd <myDir>/SVA\_LAB/LAB6
 % vi pci\_protocol\_property.sv

Edit this file to add your properties.

Note that DUMMY properties are coded in pci\_protocol\_property.sv to simply allow the module to compile.

You must remove the DUMMY properties and code correct properties as required above.

- 2. % vi pci\_protocol\_property.sv
  - Look for `ifdef check1
  - Remove the 'DUMMY' property and code your property as specified above for CHECK #1
  - Save the file and run the following simulation.

% run check1

- If you have coded the property correct, you should see a failure for the CHECK #1 specified above.
- Simulation will create test\_pci\_protocol\_check1.log
- Compare test\_pci\_protocol\_check1.log with
- .solution/test\_pci\_protocol\_check1.log and see
  if your results match with the log in the .solution directory.
- If your results don't match, revisit your property and repeat this step.

CONTINUED 3

### LAB: How to compile/simulate - step by step instructions

- 3. % vi pci\_protocol\_property.sv
  - Look for `ifdef check2
  - Remove the 'DUMMY' property and code your property as specified above for CHECK #2
  - Save the file and run the following simulation.

#### % run\_check2

- If you have coded the property correct, you should see a failure for the CHECK #2 specified above.
- Simulation will create test\_pci\_protocol\_check2.log
- Compare test\_pci\_protocol\_check2.log with
- .solution/test\_pci\_protocol\_check2.log and see
- if your results match with the log in the .solution directory.
- If your results don't match, revisit your property and repeat this step.
- 4. % vi pci\_protocol\_property.sv
  - Look for `ifdef check3
  - Remove the 'DUMMY' property and code your property as specified above for CHECK #3
  - Save the file and run the following simulation.

#### % run\_check3

- If you have coded the property correct, you should see a failure for the CHECK #3 specified above.
- Simulation will create test\_pci\_protocol\_check3.log
- Compare test\_pci\_protocol\_check3.log with
- .solution/test\_pci\_protocol\_check3.log and see
  - if your results match with the log in the .solution directory.
- If your results don't match, revisit your property and repeat this step.

DefineView Consulting :: www.defineview.com

CONTINUED 3

### LAB: How to compile/simulate - step by step instructions

- 5. % vi pci\_protocol\_property.sv
  - Look for `ifdef check4
  - Remove the 'DUMMY' property and code your property as specified above for CHECK #4
  - Save the file and run the following simulation.

#### % run\_check4

- If you have coded the property correct, you should see a failure for the CHECK #4 specified above.
- Simulation will create test\_pci\_protocol\_check4.log
- Compare test\_pci\_protocol\_check4.log with
- .solution/test\_pci\_protocol\_check4.log and see
- if your results match with the log in the .solution directory.
- If your results don't match, revisit your property and repeat this step.
- 6. % vi pci\_protocol\_property.sv
  - Look for `ifdef check5
  - Remove the 'DUMMY' property and code your property as specified above for CHECK #5
  - Save the file and run the following simulation.

#### % run\_check5

- If you have coded the property correct, you should see a failure for the CHECK #5 specified above.
- Simulation will create test\_pci\_protocol\_check5.log
- Compare test\_pci\_protocol\_check5.log with
- .solution/test\_pci\_protocol\_check5.log and see
  - if your results match with the log in the .solution directory.
- If your results don't match, revisit your property and repeat this step.

**DONE... CONGRATULATIONS**